Altera Stratix V Avalon-ST Instrukcja Użytkownika Strona 281

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 293
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 280
Figure A-9: Completion Locked without Data
Completion Locked without Data
3+2+1+0+
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0
Byte 0 0 0 0 0 1 0 1 1 0
TC
0 0 0 0
TD EP
Att
r
0 0
Length
Byte 4
tnuoC etyBBsutatSDI retelpmoC
Byte 8
gaTDI retseuqeR
0
Lower Address
Byte 12 Reserved
Related Information
Data Alignment and Timing for the 64-Bit Avalon-ST RX Interface on page 5-7
Data Alignment and Timing for the 128-Bit Avalon-ST RX Interface on page 5-12
Data Alignment and Timing for 256-Bit Avalon-ST RX Interface on page 5-16
Data Alignment and Timing for the 64-Bit Avalon-ST TX Interface on page 5-25
Data Alignment and Timing for the 128-Bit Avalon-ST TX Interface on page 5-27
Data Alignment and Timing for the 256-Bit Avalon-ST TX Interface on page 5-30
TLP Packet Formats with Data Payload
Figure A-10: Memory Write Request, 32-Bit Addressing
Memory Write Request, 32-Bit Addressing
3+2+1+0+
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0
Byte 0 0 1 0 0 0 0 0 0 0
TC
0 0 0 0
TD EP
Att
r
0 0
Length
Byte 4
EB tsriFEB tsaLgaTDI retseuqeR
Byte 8
Address[31:2]
0 0
Byte 12 Reserved
A-4
TLP Packet Formats with Data Payload
UG-01097_avst
2014.12.15
Altera Corporation
Transaction Layer Packet (TLP) Header Formats
Send Feedback
Przeglądanie stron 280
1 2 ... 276 277 278 279 280 281 282 283 284 285 286 ... 292 293

Komentarze do niniejszej Instrukcji

Brak uwag