Altera Triple Speed Ethernet MegaCore Function Instrukcja Użytkownika Strona 142

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 223
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 141
DescriptionWidthI/OSignal
When asserted, this signal indicates that
rx_ingress_timestamp_96b_data
contains valid timestamp.
For all receive frame, the MAC asserts this
signal in the same clock cycle it receives
the start of packet (avalon_st_rx_
startofpacket is asserted).
1Orx_ingress_timestamp_96b_valid
Carries the ingress timestamp on the
receive datapath. Consists of 48-bit
nanoseconds field and 16-bit fractional
nanoseconds field.
The MAC presents the timestamp for all
receive frames and asserts this signal in the
same clock cycle it asserts rx_ingress_
timestamp_64b_valid.
64Orx_ingress_timestamp_64b_data
When asserted, this signal indicates that
rx_ingress_timestamp_64b_data
contains valid timestamp.
For all receive frame, the MAC asserts this
signal in the same clock cycle it receives
the start of packet (avalon_st_rx_
startofpacket is asserted).
1Orx_ingress_timestamp_64b_valid
IEEE 1588v2 TX Timestamp Signals
Table 7-30: IEEE 1588v2 TX Timestamp Interface Signals
DescriptionWidthI/OSignal
A transmit interface signal. This signal
requests timestamp of frames on the TX
path. The timestamp is used to calculate
the residence time.
Consists of 48-bit seconds field, 32-bit
nanoseconds field, and 16-bit fractional
nanoseconds field.
96Otx_egress_timestamp_96b_data_n
Altera Corporation
Interface Signals
Send Feedback
7-27
IEEE 1588v2 TX Timestamp Signals
UG-01008
2014.06.30
Przeglądanie stron 141
1 2 ... 137 138 139 140 141 142 143 144 145 146 147 ... 222 223

Komentarze do niniejszej Instrukcji

Brak uwag