Altera Triple Speed Ethernet MegaCore Function Instrukcja Użytkownika Strona 147

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 223
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 146
DescriptionWidthI/OSignal
The location of the checksum field, relative
to the first byte of the packet.
Assert this signal in the same clock cycle as
the start of packet (avalon_st_tx_
startofpacket is asserted).
16Itx_etstamp_ins_ctrl_offset_
checksum_field[]
The location of the checksum correction
field, relative to the first byte of the packet.
Assert this signal in the same clock cycle as
the start of packet (avalon_st_tx_
startofpacket is asserted).
16Itx_etstamp_ins_ctrl_offset_
checksum_correction[]
IEEE 1588v2 Time-of-Day (ToD) Clock Interface Signals
Table 7-33: IEEE 1588v2 ToD Clock Interface Signals
DescriptionWidthI/OSignal
Use this bus to carry the time-of-day from
external ToD module to 96-bit MAC TX
clock.
Consists of 48 bits seconds field, 32 bits
nanoseconds field, and 16 bits fractional
nanoseconds field
96Itx_time_of_day_96b_data_n
Use this bus to carry the time-of-day from
external ToD module to 96-bit MAC RX
clock.
Consists of 48 bits seconds field, 32 bits
nanoseconds field, and 16 bits fractional
nanoseconds field
96Irx_time_of_day_96b_data
Use this bus to carry the time-of-day from
external ToD module to 64-bit MAC TX
clock.
Consists of 48-bit nanoseconds field and
16-bit fractional nanoseconds field
64Itx_time_of_day_64b_data
Use this bus to carry the time-of-day from
external ToD module to 64-bit MAC RX
clock.
Consists of 48-bit nanoseconds field and
16-bit fractional nanoseconds field
64Irx_time_of_day_64b_data
Interface Signals
Altera Corporation
Send Feedback
UG-01008
IEEE 1588v2 Time-of-Day (ToD) Clock Interface Signals
7-32
2014.06.30
Przeglądanie stron 146
1 2 ... 142 143 144 145 146 147 148 149 150 151 152 ... 222 223

Komentarze do niniejszej Instrukcji

Brak uwag