
Table 7-43: References
SectionInterface Signal
PCS Reset Signals on page 7-35Reset signals
MII/GMII Clocks and Clock Enablers on page 7-35MII/GMII clocks and clock enablers
PCS Control Interface Signals on page 7-35PCS control interface
GMII on page 7-36GMII signals
MII on page 7-36MII signals
SGMII Status Signals on page 7-37SGMII status signals
1.25 Gbps Serial Interface on page 7-231.25 Gbps Serial Signals
Status LED Control Signals on page 7-17Status LED signals
SERDES Control Signals on page 7-17SERDES control signals
Transceiver Native PHY Signal on page 7-23Transceiver Native PHY signal
Timing
This section shows the timing on the Triple-Speed Ethernet transmit and receive interfaces as well as the
timestamp signals for the IEEE 1588v2 feature.
Related Information
Avalon Interface Specifications
More information on Avalon-MM control interface timing
Avalon-ST Receive Interface
Figure 7-10: Receive Operation—MAC With Internal FIFO Buffers
ff_rx_clk
ff_rx_data[31:0]
ff_rx_sop
ff_rx_eop
ff_rx_rdy
ff_rx_dval
ff_rx_dsav
rx_frm_type[3:0]
rx_err_stat[17:0]
rx_err[5:0]
ff_rx_mod[1:0]
0000000000000000 00000000 00000001 00000002 00000003 00000004 00000005 00000000
00 1 0
0000000000 00064 00000
00
0
Altera Corporation
Interface Signals
Send Feedback
7-39
Timing
UG-01008
2014.06.30
Komentarze do niniejszej Instrukcji