Altera Embedded Peripherals IP Instrukcja Użytkownika Strona 176

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 336
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 175
Functional Description
Figure 17-2: Avalon-ST Multi-Channel Shared Memory FIFO Core
Avalon-ST
Status Source
Avalon-ST
Status Source
Multi-Channel Shared FIFO
lluf_tsomlaytpme_tsomla
out
control fill_level request
in
Avalon-MM
Slave
Avalon-MM
Status
Avalon-MM
Status
Avalon-ST
Data Sink
Avalon-ST
Data Source
Interfaces
This section describes the core's interfaces.
Avalon-ST Interfaces
The core includes Avalon-ST interfaces for transferring data and almost-full status.
Table 17-4: Properties of Avalon-ST Interfaces
Feature
Property
Data Interfaces Status Interfaces
Backpressure Ready latency = 0. Not supported.
Data Width Configurable. Data width = 2 bits.
Symbols per beat = 1.
Channel Supported, up to 16
channels.
Supported, up to 16 channels.
Error Configurable. Not used.
Packet Supported. Not supported.
UG-01085
2014.24.07
Functional Description
17-3
Avalon-ST Multi-Channel Shared Memory FIFO Core
Altera Corporation
Send Feedback
Przeglądanie stron 175
1 2 ... 171 172 173 174 175 176 177 178 179 180 181 ... 335 336

Komentarze do niniejszej Instrukcji

Brak uwag