Altera Embedded Peripherals IP Instrukcja Użytkownika Strona 317

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 336
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 316
Table 32-3: Status Register Bits
Bit Number Bit Name Value after
reset
Description
0 locked
(2)
1 Connects to the locked signal on
the ALTPLL megafunction. The
locked bit is high when valid
clocks are present on the output of
the PLL.
1 phasedone
(2)
0 Connects to the phasedone signal
on the ALTPLL megafunction. The
phasedone output of the ALTPLL
is synchronized to the system
clock.
2:15/31
(1)
Reserved. Read values are
undefined.
Table 32-3 :
1. The status register is 32-bit wide in the Avalon ALTPLL core and 16-bit
wide in the PLL core.
2. Both the locked and phasedone outputs from the Avalon ALTPLL
component are available as conduits and reflect the non-synchronized
outputs from the ALTPLL.
Control Register
Embedded software can control the PLL via the control register. Software can also read back the status of
control bits.
Table 32-4: Control Register Bits
Bit Number Bit Name Value after
reset
Description
0 areset 0 Connects to the areset signal on
the ALTPLL megafunction.
Writing a 1 to this bit initiates a
PLL reset.
1 pfdena 1 Connects to the pfdena signal on
the ALTPLL megafunction.
Writing a 0 to this bit disables the
phase frequency detection.
2:15/31
(1)
Reserved. Read values are
undefined. When writing, set
reserved bits to zero.
Table 32-4 :
1. The controlregister is 32-bit wide in the Avalon ALTPLL core and 16-bit
wide in the PLL core.
32-6
Control Register
UG-01085
2014.24.07
Altera Corporation
PLL Cores
Send Feedback
Przeglądanie stron 316
1 2 ... 312 313 314 315 316 317 318 319 320 321 322 ... 335 336

Komentarze do niniejszej Instrukcji

Brak uwag