
Functional Description
3
2015.05.04
UG-01172
Subscribe
Send Feedback
This chapter provides a detailed description of the Low Latency 40-100GbE IP core. The chapter begins
with a high-level overview of typical Ethernet systems and then provides detailed descriptions of the
MAC, transmit (TX) and receive (RX) datapaths, signals, register descriptions, and an Ethernet glossary.
This chapter includes the following sections:
High Level System Overview on page 3-2
Low Latency 40-100GbE MAC and PHY Functional Description on page 3-2
Signals on page 3-55
Software Interface: Registers on page 3-64
Ethernet Glossary on page 3-105
©
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134
Komentarze do niniejszej Instrukcji