Altera MAX 10 Clocking and PLL Instrukcja Użytkownika Strona 65

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 86
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 64
Parameter Value Decription
Ensure glitch-free
switchover implementa‐
tion
On or Off
Turn on this option to implement a glitch-free
switchover when you use multiple clock inputs.
You must ensure the currently selected clock is running
before switching to another source. If the selected clock
is not running, the glitch-free switchover implementa‐
tion will not be able to switch to the new clock source.
By default, the clkselect port is set to 00. A clock
must be applied to inclk0x for the values on the
clkselect ports to be read.
Related Information
Global Clock Control Block on page 2-4
Global Clock Network Power Down on page 2-6
Clock Enable Signals on page 2-7
Guideline: Clock Enable Signals on page 3-1
ALTCLKCTRL Ports and Signals
Table 5-2: ALTCLKCTRL Input Ports for MAX 10 Devices
Port Name Condition Description
clkselect[] Optional
Input that dynamically selects the clock source to drive the
clock network that is driven by the clock buffer.
Input port [1 DOWNTO 0] wide.
If omitted, the default is GND.
If this signal is connected, only the global clock network can
be driven by this clock control block.
The following list shows the signal selection for the binary
value:
00inclk[0]
01inclk[1]
ena
Optional
Clock enable of the clock buffer.
If omitted, the default value is V
CC
.
5-2
ALTCLKCTRL Ports and Signals
UG-M10CLKPLL
2015.05.04
Altera Corporation
ALTCLKCTRL IP Core References
Send Feedback
Przeglądanie stron 64
1 2 ... 60 61 62 63 64 65 66 67 68 69 70 ... 85 86

Komentarze do niniejszej Instrukcji

Brak uwag